Por favor, use este identificador para citar o enlazar a este item: http://hdl.handle.net/10261/3573
COMPARTIR / EXPORTAR:
logo share SHARE logo core CORE BASE
Visualizar otros formatos: MARC | Dublin Core | RDF | ORE | MODS | METS | DIDL | DATACITE

Invitar a revisión por pares abierta
Campo DC Valor Lengua/Idioma
dc.contributor.authorRosa, José M. de la-
dc.contributor.authorEscalera, Sara-
dc.contributor.authorPérez-Verdú, Belén-
dc.contributor.authorMedeiro, Fernando-
dc.contributor.authorGuerra, Oscar-
dc.contributor.authorRío, Rocío del-
dc.contributor.authorRodríguez-Vázquez, Ángel-
dc.date.accessioned2008-04-14T17:16:18Z-
dc.date.available2008-04-14T17:16:18Z-
dc.date.issued2005-11-01-
dc.identifier.citationIEEE Journal of Solid-State Circuits 40(11): 2246-2264 (2005), November 2005en_US
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10261/3573-
dc.description.abstractThis paper describes a 0.35-μm CMOS chopper-stabilized switched-capacitor 2-1 cascade ΣΔ modulator for automotive sensor interfaces. The modulator architecture has been selected from an exhaustive comparison among multiple topologies in terms of resolution, speed and power dissipation. To obtain a better fitting with the characteristics of different sensor outputs, the circuit can be digitally programmed to yield four gain values (x0.5, x1, x2 and x4) and has been designed to operate within the stringent environmental conditions of automotive electronics. In order to relax the amplifier’s dynamic requirements for the different modulator gains, switchable capacitor arrays are used for all the capacitors in the first integrator. The design of the building blocks is based on a top-down CAD methodology which combines simulation and statistical optimization at different levels of the modulator hierarchy. The circuit is clocked at 5.12MHz and the overall power consumption is 14.7mW from a single 3.3-V supply. Experimental results show an overall dynamic range of 110dB within a 20-kHz signal bandwidth and 113.8dB for signals. These performance features place the reported circuit at the cutting edge of state-of-the-art high-resolution ΣΔ modulators.en_US
dc.description.sponsorshipThis work has been supported by the EU ESPRIT IST Project 2001-34283/TAMES-2.en_US
dc.format.extent2211336 bytes-
dc.format.mimetypeapplication/pdf-
dc.language.isoengen_US
dc.publisherInstitute of Electrical and Electronics Engineersen_US
dc.rightsopenAccessen_US
dc.subjectAnalog-to-cigital convertersen_US
dc.subjectΣ-Δ modulationen_US
dc.subjectSwitched-capacitoren_US
dc.titleA CMOS 110-dB@40-kS/s programmable-gain chopper-stabilized third-order 2-1 cascade sigma-selta modulator for low-power high-linearity automotive aensor ASICsen_US
dc.typeartículoen_US
dc.identifier.doi10.1109/JSSC.2005.857356-
dc.relation.publisherversionhttp://dx.doi.org/10.1109/JSSC.2005.857356-
dc.type.coarhttp://purl.org/coar/resource_type/c_6501es_ES
item.languageiso639-1en-
item.fulltextWith Fulltext-
item.openairecristypehttp://purl.org/coar/resource_type/c_18cf-
item.cerifentitytypePublications-
item.grantfulltextopen-
item.openairetypeartículo-
Aparece en las colecciones: (IMSE-CNM) Artículos
Ficheros en este ítem:
Fichero Descripción Tamaño Formato
JSSC05_published.pdf3,01 MBAdobe PDFVista previa
Visualizar/Abrir
Show simple item record

CORE Recommender

SCOPUSTM   
Citations

31
checked on 16-abr-2024

WEB OF SCIENCETM
Citations

21
checked on 24-feb-2024

Page view(s)

475
checked on 23-abr-2024

Download(s)

408
checked on 23-abr-2024

Google ScholarTM

Check

Altmetric

Altmetric


NOTA: Los ítems de Digital.CSIC están protegidos por copyright, con todos los derechos reservados, a menos que se indique lo contrario.