ACE16k: A Programmable Focal Plane Vision Processor with 128 x 128 Resolution

Gustavo Liñán*, Rafael Domínguez-Castro*, Servando Espejo* and Angel Rodríguez-Vázquez*.

Abstract** --- This paper presents a new generation 128x128 Focal Plane Analog Programmable Array Processor (FPAPAP), from a system level perspective. The design has recently sent to fabrication in a 0.35μm standard digital 1P-5M CMOS Technology. The chip has been designed to achieve the high-speed and moderate-accuracy constraints of most real time image processing applications. It has been designed to be easily embedded in conventional digital hosting systems: external data interchange and control are completely digital. The chip contains close to four millions transistors, 80% of them working in analog mode, and exhibits a relatively low power consumption (<4W, i.e. less than 1mW per transistor). Experimental results are expected for the date of paper presentation.

1 Introduction.

Conventional vision systems use a CCD camera for parallel acquisition of the input image, and serial transmission of a digitized version of the input data to a separate computer. This approach results in huge data rates which conventional computers can not analyze in real-time. Conventional computers and DSPs are able to manage such data rates for simple tasks like auto-focus, image stabilization, control of the luminance/chrominance, etc. However, the real-time execution of most spatial-temporal operations typical of front-end image processing tasks requires much more sophisticated digital processors. Consequently, conventional vision machines with real-time capabilities are bulky, expensive and extremely power-hungry. The contrast between the performance of artificial and “natural” vision systems is due, among other things, to the inherent parallelism of the latter.

Inspired by the efficiency of natural vision systems, universities and companies have focused their efforts on the development of new generations of devices, aiming to overcome the drawbacks of traditional ones by means of distributed parallel processing and concurrent signal acquisition and storage. One possible strategy is flip-chip bonding of separate sensing and processing devices. Another alternative is to “fuse” the sensory and the processing circuitry on the same semiconductor substrate. “Silicon retinas”, “smart-pixel chips” and “focal-plane array-processors” are members of this latter class of vision chips [1][2]. Their development is expected to have a significant impact in quite diverse scenarios. However, industrial applications demand flexible and versatile chips, with programmable functions, distributed storage, and standard interfacing to conventional equipment. ACE16k, with its increased complexity and fully digital interface, is conceived to be one step closer to industrial applications than previous FPAPAPs prototypes.

2 System Description

2.1 System Architecture

ACE16k can be basically described as an array of 128x128 identical, locally interacting, analog processing units designed for high speed image processing tasks requiring moderate accuracy (around 8bits). The system contains a set of peripheral circuitries that, on one hand, allow a completely digital interface with the host, and on the other provide high algorithmic capability by means of conventional programming memories where the algorithms are stored.

Although ACE16k is an analog processor (computation is carried out in the analog domain), it can be operated in a fully digital environment. For this purpose, the prototype incorporates a bank of Digital-to-Analog (for input) and Analog-to-Digital (for output) converters at the images I/O port.

ACE16k is conceived to be used in two alternative ways. First, in applications where the images to be processed are directly acquired by the optical input module of the chip, and second, as a conventional image co-processor working in parallel with a digital hosting system that provides and receives the images in electrical form.

The architecture of the system is sketched in Fig. 1. The chip can be divided into five functional blocks.

---

* Instituto de Microelectrónica de Sevilla, Centro Nacional de Microelectrónica, IMSE-CNM-CSIC. Avda. Reina Mercedes, s/n. Edif. CICA. 41012 Sevilla, SPAIN. E-mail: espejo@imse.cnm.es, Tel: +34-955-056666, Fax: +34-955-056686

** This work has been partially funded by ONR-NICOP N68171-98-C-9004 and DICTAM IST-1999-19007.

---

Fig. 1: Block Diagram
First, the analog processing core, which comprises the inner array of 128 x 128 identical cells, a ring of border cells used to establish spatial boundary conditions for image processing, and several buffers driving analog and digital signals to the cell array. Second, the programming block, which contains two 64x32 SRAM digital memories used to store the algorithms to be executed by the chip, six 32x32 SRAM digital memories used to store, in 8bits format, different sets of the analog coefficients controlling the cell-to-cell interactions, some global bias signals, and some references used by the optical input module (precharging values, etc.). The programming memory contains also all the circuitry needed for external accesses to these memory blocks, and to transmit the programmed values to the analog processing core. This includes digital buffers for digital instructions, and digital-to-analog converters and analog buffers for weights (cell-to-cell interactions) and references.

The third to fifth blocks are dedicated to images I/O tasks. The global I/O control unit generates the signals required for I/O image accesses. This includes row and column addressing signals (automatically generated in a sequential way), and control of the Digital-to-Analog and Analog-to-Digital I/O converters bank.

The chip uses a 32 bits bidirectional data bus for external communication, and several address buses for the different blocks within the programming memory. The external interface follows very simple hand-shaking protocols.

ACE16k contains almost 4 millions transistors (80% of them operating in analog mode) and has been designed in a 0.35 µm CMOS 1P-5M layers, standard digital technology provided by ST Microelectronics. Table 1 shows the most relevant characteristic of the prototype.

Table 1: ACE16k Characteristics

<table>
<thead>
<tr>
<th>Technology</th>
<th>STM-0.35 µm 5M-1P</th>
</tr>
</thead>
<tbody>
<tr>
<td>Design Style</td>
<td>Full Custom (Analog Core) and Standard Cells (Digital I/O block)</td>
</tr>
<tr>
<td>Package</td>
<td>Ceramic QFP144</td>
</tr>
<tr>
<td># of Cells</td>
<td>16384 (128 x 128 Array)</td>
</tr>
<tr>
<td># of Transistors</td>
<td>3,748,170</td>
</tr>
<tr>
<td># Transistors per cell</td>
<td>198</td>
</tr>
<tr>
<td>Cell Size</td>
<td>75.7 µm x 73.3 µm</td>
</tr>
<tr>
<td>Cell Density</td>
<td>~180 cells/mm²</td>
</tr>
<tr>
<td>State Signal Swing</td>
<td>[0.6, 1.4]V (Programmable)</td>
</tr>
<tr>
<td>Weight Signal Swing</td>
<td>[2.15, 2.95]V (Programmable)</td>
</tr>
<tr>
<td>Time-Constant (lin. conv.)</td>
<td>~160ns</td>
</tr>
<tr>
<td>I/O Master Clock</td>
<td>32 MHz</td>
</tr>
<tr>
<td>Power Supply</td>
<td>3.3V +/- 10%</td>
</tr>
<tr>
<td>Power Consumption</td>
<td>&lt; 4 Watts</td>
</tr>
<tr>
<td># of Analog Instructions</td>
<td>32</td>
</tr>
<tr>
<td># (Max.) Digital Instructions</td>
<td>64 x 64 Configurations</td>
</tr>
<tr>
<td>Die Size</td>
<td>11885.0 µm x 12230 µm</td>
</tr>
</tbody>
</table>

2.2 Programming Block

The programming block, described in Fig. 2, provides the algorithmic capability of ACE16k. It is basically a set of eight SRAM memory blocks with miscellaneous contents purpose, varying from digital vectors defining the algorithms to be executed (what we call “digital instructions”), to sets of cell-to-cell interaction weights and reference levels to be applied to the cell array (what we call “analog instructions”).

The chip has two operating modes, namely the programming and the operation mode. During the programming mode, each of the 8 SRAM blocks can be independently accessed through the data bus in order to be written (or read, just for testability purposes). On the other hand, in the operation mode, the contents of different groups of memory blocks are selected through different address buses, and transmitted in parallel to the cell array.

The programming block can be divided into three groups of memory blocks. Two of them (Operations Memory and Addresses Memory) are used to store digital instructions. Each of these blocks is designed to store 64 words of 32 bits (therefore fitting the data bus width). A digital instruction is defined as a 64-bits digital vector that controls the configuration of the chip circuitry, comprising a word from the operations memory (32bit) and another one from the addresses memory (32bits). These two words can be addressed (transmitted to the processing core) independently through different address buses.

The third group (Weight and Analog References memory) is used to store cell-to-cell interaction weights and some references levels. This group consists of six identical SRAM blocks, each of them designed to store 32 words of 32 bits. Analog coefficients are defined by 8-bit words, and therefore each of these blocks stores 32 sets of 4 (digitalized) analog values. Thus, an analog instruction comprises 24 (i.e., 6 x 4) analog values that are transmitted in parallel to the processing core by means of a bank of 24 digital to analog converters. The selection of the analog instruction is done through an independent address bus.

For more homogeneous D-A conversion of the weight and reference signals, the resistor strings in the DACs are shorted (among those of equal conversion range) every few levels. In addition, for better homogeneity and also seeking sample-to-sample invariance, the
analog buffers driving the processing core can be calibrated to eliminate their input offset.

In order to execute any task, the chip requires the application (selection, in operating mode) of both an analog and a digital instruction.

For external access to these memories (programming mode), an 8:1 MUX/DEMUX is used to multiplex the external 32-bits data bus to/from each of the 8 SRAM blocks. SRAM timing signals are generated from an internal Voltage Controlled Oscillator (VCO). A clock control block can optionally be used to modify the default VCO frequency (from about 0 to 250MHz) or to switch to an external reference. The external throughput will be above 32MHz in any case.

2.3 Analog Core

The analog Processing Core in ACE16k consists of an array of 128x128 locally interacting, identical processing units (cells) arranged in a rectangular grid. In addition, a ring of surrounding blocks is used to establish the proper spatial boundary conditions and to buffer the analog and digital instructions to the inner array. Each inner cell in the 128 x 128 array contains several analog functional blocks that provide the processing capabilities. These include:

- A configurable bank of analog multipliers that implement the cell-to-cell interactions with the 8 adjacent cells and with the cell itself. These multipliers are divided in four groups that can be driven by different, arbitrary images out of those stored in the ARAM (see below).
- A configurable nonlinear dynamic block, including linear and non-linear integrators, calibration circuitry, and an image arithmetic operator for weighted aggregation/subtraction of images. The configuration of this block and of the analog multipliers bank defines the specific state equation of each cell.
- An Analog Random Access Memory (ARAM) with capacity for eight gray-scale pixel values with a resolution of 8bits.
- A Local Logic Unit, consisting of a programmable two-input one-output logic operator.
- An Optical Input module, consisting of different photosensor devices (Diffusion-Well Diode, Well-Substrate Diode and vertical PNP transistor) with configurable sensing schemes (integration, and logarithmic-compression type).
- An Address Event Downloading module, which allows the chip to download, sequentially, the location of active (black) pixels.
- A resistive grid module that controls continuous-time diffusion in a resistive-grid like manner.

2.4 I/O Interface

As compared to previous focal plane processor implementations ([1], [2], [3], [4]), and leaving aside the increase in the number of cells, the main improvement of ACE16k is the incorporation of a completely digital interface (not only for system control, but for digitalized gray-scale images I/O as well).

The chip incorporates 128 (one per column) Digital-to-Analog and Analog-to-Digital converters. DACs, used for image input, are based on a resistor string and an analog multiplexer [5] while ADCs, for image output, follow a successive approximation approach [5]. These converter architectures provide a very good compromise in terms of area and power dissipation in this particular system. On one hand, the same DACs used for image input can be used as part of the successive approximation ADCs (the resistor levels are shifted up 1/2LSB to ensure a correct behavior of DAC-ADC loops). On the other hand, because the 128 converters work in parallel, a significant part of the digital circuitry needed to control the successive approximations can be shared in a common peripheral block, resulting in a substantial reduction in area and power dissipation. In fact, the ADC can be obtained from the DAC by adding just a comparator (used in each approximation step), a digital register (needed in any case for I/O processes) and some switches for reconfiguration. In addition, the use of the same resistor strings in the input and output converters ensures a correct DAC-ADC loop for every column. Resistor strings of all columns are shared every few levels to provide homogeneous conversion among different columns. A final important detail towards the minimization of read-related fixed-pattern noise is comparators input offset. For this purpose, a self calibration process is automatically executed at the beginning of every data conversion.

At the system level, the I/O interface is based on a pipelined architecture. Data coming (going) from (to) the inner array goes through a double bank of 128 S&H circuits [6]. This double bank disposition allows a full row of data to be transferred to/from the processing core while, simultaneously, the next row is being converted at the DAC/ADC bank. On the other hand a 128 x 8 bits digital register is used for external data communication. This register, together with the 8 bit registers of the 128 ADCs, constitute a double digital row-wise memory needed to allow external data transfersences to take place (through the 32-bits wide data bus) while the next (previous) row is being converted at the DAC/ADC bank. Fig. 3 shows a basic block diagram of the I/O block.

---

**Fig. 3:** I/O Block Diagram.
3 Global Throughput

The minimum time required for a D-A or A-D conversion at each converter in the image I/O D-A-D bank is 1µs. Within this time, a complete row is converted, since the 128 converters work in parallel. The time required for a full-row transference to/from the exterior of the chip is also 1µs (the external data bus, with a width of 4 bytes, operates at 32MHz).

Therefore the minimum time to load/download an image (128 rows) is 130µs (the two additional µs are needed because of the pipelined architecture).

The system is not designed for simultaneous image I/O and processing. Among other reasons, this avoids undesirable digital coupling with the analog processing circuitry. Therefore, the computation of a global processing throughput figure requires an allocation of image processing time. In most practical cases, an allocation of 140µs (similar time than a full-image input or output) is more than enough. With this assumption, the time required to load, process, and download a 128x128 image is 400µs. This leads to an equivalent VGA* (640x480) processing speed of 100 Frames/second.

4 Previous Implementations

Table 2 presents a summary of some features associated to recent Analog Programmable Array Processors (APAPs). Last row in this table refers to the presented prototype, ACE16k.

Speed is expressed in terms of equivalent operations per second. The equivalent multiply/add operations per second have been calculated assuming 10 discrete time-steps per time constant in the discrete-time emulation of the continuous-time algorithm. Assuming 10 interconnections per cell, with one multiplication and one addition required for each of them, yields 10 x 10 x 2 = 200 equivalent multiply/add operations per time constant and processor. Considering the 128 x 128 processors and a time constant of 0.8µs (minimum time constant for a continuous time dynamic evolution) yields a equivalent speed of about 4TeraOPS. Out of these chips, those reported in [2], [1], and also ACE16k have embedded distributed optical sensors, i.e. they are focal plane array processors. On the other hand, only ACE16k and the chip reported in [1] can handle grayscale inputs and outputs.

5 Summary

A new generation Focal Plane Analog Programmable Array Processor has been presented. The chip core consists of an array of 128x128 identical, locally interacting analog processing units. The system is specially suited for real-time image processing applications. It has been designed in a standard, digital, 0.35µm CMOS 1P-5M technology provided by ST Microelectronics. The prototype contains close to 4 million transistors, 80% of them working in analog mode, with a power dissipation below 4W.

* Around 11 basic image processing tasks can be executed within 140µs.

** We divide the VGA frame into 6 x 4 chip-size images with sufficient overlap to avoid partition-related edge effects.

References


Table 2: Summary and comparison of recent chip implementations

<table>
<thead>
<tr>
<th>Reference</th>
<th>Array Size (cell)</th>
<th>Die Size (mm2)</th>
<th>Cell Density (cells/mm2)</th>
<th>Speed (XOPS)</th>
<th>Analog Resolution (eq. bits)</th>
<th>Digital Input</th>
<th>Digital Output</th>
<th>Embedded Images Memory</th>
<th>Electrical Input</th>
<th>Electrical Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>[4]</td>
<td>2x20x20</td>
<td>25</td>
<td>17</td>
<td>12G</td>
<td>6-7</td>
<td>A</td>
<td>B</td>
<td></td>
<td>A</td>
<td>B</td>
</tr>
<tr>
<td>[2]</td>
<td>0.8</td>
<td>20x22</td>
<td>30</td>
<td>28</td>
<td>0.13I</td>
<td>6-7</td>
<td>B</td>
<td>B</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>[3]</td>
<td>0.5</td>
<td>48x48</td>
<td>11.4</td>
<td>295</td>
<td>7.65T</td>
<td>2</td>
<td>B</td>
<td>B</td>
<td>B</td>
<td></td>
</tr>
<tr>
<td>[1]</td>
<td>0.5</td>
<td>64x64</td>
<td>87</td>
<td>81</td>
<td>0.40T</td>
<td>7-8</td>
<td>A+B</td>
<td>A+B</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>ACE16k</td>
<td>0.35</td>
<td>128x128</td>
<td>130</td>
<td>180</td>
<td>4.1T</td>
<td>7-8</td>
<td>D</td>
<td>D</td>
<td>D</td>
<td></td>
</tr>
</tbody>
</table>

a. A=Analog, B=Binary (B&W), D=Digital.
b. The convolutors in this chip have vertical and horizontal interconnections, but not diagonals.
c. Some additional functionalities of this design include: local evolution enabling mask, global binary gates for fast binary output-images evaluation, cyclic spatial boundary conditions.
d. Preliminary data from simulations